Knowledge-Aware Synthesis Using Hierarchical ...
Document type :
Communication dans un congrès avec actes
Title :
Knowledge-Aware Synthesis Using Hierarchical Graph-Based Sizing and Biasing
Author(s) :
Iskander, Ramy [Auteur]
Circuits Intégrés Numériques et Analogiques [CIAN]
Louërat, Marie-Minerve [Auteur]
Circuits Intégrés Numériques et Analogiques [CIAN]
Kaiser, Andreas [Auteur]
Institut d’Électronique, de Microélectronique et de Nanotechnologie - UMR 8520 [IEMN]
Galayko, Dimitri [Auteur]
Circuits Intégrés Numériques et Analogiques [CIAN]
Circuits Intégrés Numériques et Analogiques [CIAN]
Louërat, Marie-Minerve [Auteur]
Circuits Intégrés Numériques et Analogiques [CIAN]
Kaiser, Andreas [Auteur]

Institut d’Électronique, de Microélectronique et de Nanotechnologie - UMR 8520 [IEMN]
Galayko, Dimitri [Auteur]
Circuits Intégrés Numériques et Analogiques [CIAN]
Conference title :
50th Midwest Symposium on Circuits and Systems (MWSCAS)
City :
Montréal, Québec
Country :
Canada
Start date of the conference :
2007-08
Book title :
50th Midwest Symposium on Circuits and Systems (MWSCAS)
Publisher :
IEEE
HAL domain(s) :
Informatique [cs]
English abstract : [en]
The hierarchical graph-based sizing and biasing method of analog circuits has been previously developed. Its potential application in the field of knowledge-based analog synthesis is studied. This method reduces the number ...
Show more >The hierarchical graph-based sizing and biasing method of analog circuits has been previously developed. Its potential application in the field of knowledge-based analog synthesis is studied. This method reduces the number of optimization variables by taking into account their circuit dependency relations. This is done by automatically generating a design plan to express circuit dependencies. The design plan is then introduced into an optimization loop. The optimization engine uses the Nelder-Mead simplex method. The whole method is successfully applied to a single-ended two-stage amplifier. It produces simulator-like quality designs in a reasonable time, thus allowing interactive design of analog circuits.Show less >
Show more >The hierarchical graph-based sizing and biasing method of analog circuits has been previously developed. Its potential application in the field of knowledge-based analog synthesis is studied. This method reduces the number of optimization variables by taking into account their circuit dependency relations. This is done by automatically generating a design plan to express circuit dependencies. The design plan is then introduced into an optimization loop. The optimization engine uses the Nelder-Mead simplex method. The whole method is successfully applied to a single-ended two-stage amplifier. It produces simulator-like quality designs in a reasonable time, thus allowing interactive design of analog circuits.Show less >
Language :
Anglais
Peer reviewed article :
Oui
Audience :
Internationale
Popular science :
Non
Source :