FERONOC : FLEXIBLE AND EXTENSIBLE ROUTER ...
Document type :
Communication dans un congrès avec actes
Title :
FERONOC : FLEXIBLE AND EXTENSIBLE ROUTER IMPLEMENTATION FOR DIAGONAL MESH TOPOLOGY
Author(s) :
Majdi, Elhajji [Auteur correspondant]
Laboratoire d'Electronique et de Microélectronique [Monastir] [EμE]
Attia, Brahim [Auteur]
Laboratoire d'Electronique et de Microélectronique [Monastir] [EμE]
Zitouni, Abdelkrim [Auteur]
Laboratoire d'Electronique et de Microélectronique [Monastir] [EμE]
Tourki, Rached [Auteur]
Laboratoire d'Electronique et de Microélectronique [Monastir] [EμE]
Meftali, Samy [Auteur]
Contributions of the Data parallelism to real time [DART]
Dekeyser, Jean-Luc [Auteur]
Contributions of the Data parallelism to real time [DART]
Laboratoire d'Electronique et de Microélectronique [Monastir] [EμE]
Attia, Brahim [Auteur]
Laboratoire d'Electronique et de Microélectronique [Monastir] [EμE]
Zitouni, Abdelkrim [Auteur]
Laboratoire d'Electronique et de Microélectronique [Monastir] [EμE]
Tourki, Rached [Auteur]
Laboratoire d'Electronique et de Microélectronique [Monastir] [EμE]
Meftali, Samy [Auteur]

Contributions of the Data parallelism to real time [DART]
Dekeyser, Jean-Luc [Auteur]
Contributions of the Data parallelism to real time [DART]
Conference title :
Conference on Design and Architectures for Signal and Image Processing
City :
Tampere
Country :
Finlande
Start date of the conference :
2011-11-02
Publication date :
2011-09-15
HAL domain(s) :
Informatique [cs]/Systèmes embarqués
Informatique [cs]/Traitement du signal et de l'image [eess.SP]
Sciences de l'ingénieur [physics]/Traitement du signal et de l'image [eess.SP]
Informatique [cs]/Traitement du signal et de l'image [eess.SP]
Sciences de l'ingénieur [physics]/Traitement du signal et de l'image [eess.SP]
English abstract : [en]
Networks on Chip (NoCs) can improve a set of perfor- mances criteria, in complex SoCs, such as scalability, flexibility and adaptability. However, performances of a NoC are closely related to its topology. The diameter and ...
Show more >Networks on Chip (NoCs) can improve a set of perfor- mances criteria, in complex SoCs, such as scalability, flexibility and adaptability. However, performances of a NoC are closely related to its topology. The diameter and average distance represent an important factor in term of performances and implementation. The proposed diagonal mesh topology is designed to offer a good tradeoff between hardware cost and theoretical quality of service (QoS). It can contain a large number of nodes without changing the maximum diameter which is equal to 2. In this paper, we present a new router architecture called FeRoNoC (Flexible, extensible Router NoC) and its Register Transfer Level (RTL) hardware implementation for the diagonal mesh topology. The architecture of our NoC is based on a flexible and extensible router which consists of a packet switching technique and deterministic routing algorithm. Effectiveness and performances of the proposed topology have been shown using a virtex5 FPGA implementation. A comparative performances study of the proposed NoC architecture with others topology is performed.Show less >
Show more >Networks on Chip (NoCs) can improve a set of perfor- mances criteria, in complex SoCs, such as scalability, flexibility and adaptability. However, performances of a NoC are closely related to its topology. The diameter and average distance represent an important factor in term of performances and implementation. The proposed diagonal mesh topology is designed to offer a good tradeoff between hardware cost and theoretical quality of service (QoS). It can contain a large number of nodes without changing the maximum diameter which is equal to 2. In this paper, we present a new router architecture called FeRoNoC (Flexible, extensible Router NoC) and its Register Transfer Level (RTL) hardware implementation for the diagonal mesh topology. The architecture of our NoC is based on a flexible and extensible router which consists of a packet switching technique and deterministic routing algorithm. Effectiveness and performances of the proposed topology have been shown using a virtex5 FPGA implementation. A comparative performances study of the proposed NoC architecture with others topology is performed.Show less >
Language :
Anglais
Peer reviewed article :
Oui
Audience :
Internationale
Popular science :
Non
Collections :
Source :
Files
- https://hal.inria.fr/inria-00609117/document
- Open access
- Access the document
- https://hal.inria.fr/inria-00609117/document
- Open access
- Access the document
- document
- Open access
- Access the document
- papier_-majdi-dasip2011.pdf
- Open access
- Access the document